# EE 330 Lecture 28

#### Bipolar Processes

- Device Sizes
- Parasitic Devices
  - JFET
  - Thyristors

#### **Thyristors**

SCR – Basic operation

# How does $g_m$ vary with $I_{DO}$ ?

$$g_{m} = \sqrt{\frac{2\mu C_{OX}W}{L}} \sqrt{I_{DQ}}$$

Varies with the square root of I<sub>DO</sub>

$$g_{m} = \frac{2I_{DQ}}{V_{GSQ} - V_{T}} = \frac{2I_{DQ}}{V_{EBQ}}$$

Varies linearly with I<sub>DO</sub>

$$g_{m} = \frac{\mu C_{OX} W}{L} (V_{GSQ} - V_{T})$$

Doesn't vary with I<sub>DO</sub>

# How does $g_m$ vary with $I_{DQ}$ ?

All of the above are true – but with qualification

 $g_m$  is a function of more than one variable ( $I_{DQ}$ ) and how it varies depends upon how the remaining variables are constrained

# **Topical Coverage Change**

Will have several additional lectures on amplifier structures but will temporarily suspend discussion of amplifiers to consider Thyristors

This is being done to get ready for the Thyristor laboratory experiments

#### **Outline**



#### Bipolar Processes

- Comparison of MOS and Bipolar Process
- Parasitic Devices in CMOS Processes
- JFET

#### Special Bipolar Processes

ThyristorsSCRTRIAC

#### Review from a Previous Lecture



**B-B' Section** 

#### Review from a Previous Lecture



**B-B' Section** 





# Will consider next the JFET but first some additional information about MOS Devices

#### Enhancement and Depletion MOS Devices

- Enhancement Mode n-channel devices
   V<sub>T</sub> > 0
- Enhancement Mode p-channel devices
   V<sub>T</sub> < 0</li>
- Depletion Mode n-channel devices
   V<sub>⊤</sub> < 0</li>
- Depletion Mode p-channel devices
   V<sub>T</sub> > 0

#### Enhancement and Depletion MOS Devices



- Depletion mode devices require only one additional mask step
- Older n-mos and p-mos processes usually had a depletion device and an enhancement device
- Depletion devices usually not available in CMOS because applications usually do not justify the small increasing costs in processing
- The threshold voltage of either n-channel or p-channel devices is adjusted to a desired value by doing a channel implant before gate oxide is applied



With V<sub>GS</sub>=0, channel exists under gate between D and S



Under sufficiently large reverse bias (depletion region widens and channel disappears - "pinches off")



Under smaller reverse bias (depletion region widens and channel thins)

#### The JFET



Under small reverse bias and large negative  $V_{\text{DS}}$  (channel pinches off)

#### The JFET



#### Square-law model of p-channel JFET

$$I_{D} = \begin{cases} 0 & V_{GS} > V_{P} \\ \frac{2I_{DSSp}}{V_{P}^{2}} \left(V_{GS} - V_{P} - \frac{V_{DS}}{2}\right) V_{DS} & -0.3 < V_{GS} < V_{P} & V_{GS} + 0.3 > V_{DS} > V_{GS} - V_{P} \\ I_{DSSp} \left(1 - \frac{V_{GS}}{V_{P}}\right)^{2} & -0.3 < V_{GS} < V_{P} & V_{DS} < V_{GS} - V_{P} \end{cases}$$

(I<sub>DSSp</sub> carries negative sign)

- Functionally identical to the square-law model of MOSFET
- Parameters I<sub>DSS</sub> and V<sub>P</sub> characterize the device
- I<sub>DSS</sub> proportional to W/L where W and L are width and length of n+ diff
- V<sub>P</sub> is negative for n-channel device, positive for p-channel device thus JFET is depletion mode device
- Must not forward bias GS junction by over about 300mV or excessive base current will flow (red constraint)
- Widely used as input stage for bipolar op amps

#### The JFET





n-channel JFET (not available in this process)

#### Square-law model of n-channel JFET

$$I_{D} = \begin{cases} 0 & V_{GS} < V_{P} \\ \frac{2I_{DSS}}{V_{P}^{2}} \left(V_{GS} - V_{P} - \frac{V_{DS}}{2}\right) V_{DS} & 0.3 > V_{GS} > V_{P} & V_{GS} - 0.3 < V_{DS} < V_{GS} - V_{P} \\ I_{DSS} \left(1 - \frac{V_{GS}}{V_{P}}\right)^{2} & 0.3 > V_{GS} > V_{P} & V_{DS} > V_{GS} - V_{P} \end{cases}$$

- Functionally identical to the square-law model of MOSFET
- Parameters I<sub>DSS</sub> and V<sub>P</sub> characterize the device
- I<sub>DSS</sub> proportional to W/L where W and L are width and length of n+ diff
- V<sub>P</sub> is negative for n-channel device, positive for p-channel device thus JFET is depletion mode device
- Must not forward bias GS junction by over about 300mV or excessive base current will flow (red constraint)
- Widely used as input stage for bipolar op amps

#### The Schottky Diode



- Metal-Semiconductor Junction
- One contact is ohmic, other is rectifying
- Not available in all processes
- Relatively inexpensive adder in some processes
- Lower cut-in voltage than pn junction diode
- High speed

#### The MESFET



- Metal-Semiconductor Junction for Gate
- Drain and Source contacts ohmic, other is rectifying
- Usually not available in standard CMOS processes
- Must not forward bias very much
- Lower cut-in voltage than pn junction diode
- High speed

#### The Thyristor

A bipolar device in CMOS Processes

#### Consider a Bulk-CMOS Process





Have formed a lateral pnpn device!

Will spend some time studying pnpn devices

#### **Outline**

Two-Port Amplifier Models

Bipolar Processes

- Comparison of MOS and Bipolar Process
- Parasitic Devices in CMOS Processes
- JFET



ThyristorsSCRTRIAC

# **Thyristors**

The good and the bad!

# **Thyristors**

The good

SCRs

**Triacs** 

The bad

Parasitic Device that can destroy integrated circuits

#### The SCR

#### Silicon Controlled Rectifier

- Widely used to switch large resistive or inductive loads
- Widely used in the power electronics field
- Widely used in consumer electronic to interface between logic and power



Usually made by diffusions in silicon

Consider first how this 4-layer 3-junction device operates



Not actually separated but useful for describing operation

#### Variation of Current Gain (β) with Bias for BJT



Note that current gain gets very small at low base current levels



Consider a small positive bias (voltage or current) on the gate (V $_{\rm GC}$ <0.5V) and a positive and large voltage V $_{\rm F}$ 

Will have  $V_{C1} \ge V_F - 0.5V$ 

Thus Q<sub>1</sub> has a large positive voltage on its collector

Since  $VB_{E1}$  is small,  $I_{C1}$  will be small as will  $I_{C2}$  so diode equation governs BE junction of  $Q_1$   $I_F$  will be very small



Now let bias on the gate increase ( $V_{GC}$  around 0.6V) so  $Q_1$  and  $Q_2$  in FA  $V_{C1} \ge V_F$  - 0.5V

From diode equation, base voltage  $V_{BE1}$  will increase and collector current  $I_{C1}$  will increase Thus base current  $I_{B2}$  will increase as will the collector current of  $I_{C2}$ 

Under assumption of operation in FA region get expression

$$I_{B1} = I_G + \beta_1 \beta_2 I_{B1}$$

This is regenerative feedback (actually can show pole in RHP)

## Very Approximate Analysis Showing RHP Pole



$$V_G s C_B + I_{B1} = I_{C2} + I_G$$

$$I_{C2} = \beta_1 \beta_2 I_{B1}$$

$$I_{B1} R_{BE} = V_G$$



$$V_G = I_G \frac{R_{BE}}{sR_{BE}C_B + 1 - \beta_1\beta_2}$$

$$p = \frac{\beta_1 \beta_2 - 1}{R_{BE} C_B}$$

$$V_{C1} \cong V_F - 0.6V$$



Under assumption of operation in FA region get expression

$$I_{B1} = I_G + \beta_1 \beta_2 I_{B1}$$

What will happen with this is regenerative feedback?

If  $I_G$  is small (and thus  $\beta_1$  and  $\beta_2$  are small)  $I_F$  will be very small

If  $I_G$  larger but less than  $\beta_1\beta_2I_{B1}$  it can be removed and current will continue to flow  $V_F=$ 

I<sub>C1</sub> will continue to increase and drive Q<sub>1</sub> into SAT

This will try to drive  $V_A$  towards 0.9V (but forced to be  $V_F$ !)

The current in V<sub>F</sub> will go towards ∞

The SCR will self-destruct because of excessive heating!



Too bad the circuit self-destructed because the small gate current was able to control a lot of current!

Consider a modified application by adding a load (depicted as R<sub>1</sub>)



All operation is as before, but now, after the triggering occurs, the voltage  $V_F$  will drop to approximately 0.8 V and the voltage  $V_{CC}$ -.8 will appear across  $R_L$ 

If  $V_{CC}$  is very large, the SCR has effectively served as a switch putting  $V_{CC}$  across the load and after triggering occurs,  $I_{C}$  can be removed!

But, how can we turn it off?

Will discuss that later

SCR model

$$I_{F} = f_{1}(V_{F}, V_{G})$$

$$I_{G} = f_{2}(V_{G})$$



As for MOSFET, Diode, and BJT, several models for SCR can be developed

The Ideal SCR Model

$$I_{F} = f_{1I}(V_{F}, I_{G})$$

$$I_{G} = f_{2I}(V_{G})$$

or

$$I_{F} = f_{1IA} (V_{F}, V_{G})$$

$$I_{G} = f_{2I} (V_{G})$$

Consider the Ideal SCR Model



$$I_{F} = f_{1I}(V_{F}, I_{G})$$

$$I_{G} = f_{2I}(V_{G})$$



I<sub>H</sub> is very small



I<sub>G1</sub> is small (but not too small)

Consider the Ideal SCR Model





I<sub>H</sub> is very small



I<sub>G1</sub> is small (but not too small)

Consider nearly Ideal SCR Model





- On voltage approximately 0.9V
  - Major contributor to ON-state power dissipation
- Even with large currents, P<sub>ON</sub> is quite small



#### **Operation with the Ideal SCR**

$$I_F = f_1(V_F, V_G)$$
$$I_G = f_2(V_G)$$

$$V_{CC} = I_F R_L + V_F$$

$$V_{CC} = I_F R_L + V_F$$

$$I_F = I_{1I} (V_F, V_G)$$



The solution of these two equations is at the intersection of the load line and the device characteristics



when  $I_G=0$ 

Note three intersection points Two (upper and lower) are stable equilibrium points, one is not

When operating at upper point,  $V_F=0$  so  $V_{CC}$  appears across  $R_L$  We say SCR is ON

When operating at lower point,  $I_F$  approx 0 so no signal across  $R_L$  We say SCR is OFF

When I<sub>G</sub>=0, will stay in whatever state it was in

#### **Operation with the Ideal SCR**



For notational convenience will drop subscript unless emphasis is needed

#### Operation with the Ideal SCR

Now assume it was initially in the OFF state and then a gate current was applied



$$V_{CC} = I_F R_L + V_F$$

$$I_F = f(V_F, I_G)$$



Now there is a single intersection point so a unique solution

The SCR is now ON

Removing the gate current will return to the previous solution (which has 3 intersection points) but it will remain in the ON state

#### **Operation with the Ideal SCR**





Reduce  $V_{CC}$  so that  $V_{CC}/R_L$  goes below  $I_H$ 

This will provide a single intersection point

V<sub>CC</sub> can then be increased again and SCR will stay off

Must not increase V<sub>CC</sub> much above V<sub>BGF0</sub> else will turn on

#### **Operation with the Ideal SCR**

Turning SCR off when I<sub>G</sub>=0





#### **Operation with the Ideal SCR**

Often V<sub>CC</sub> is an AC signal (often 110V)

SCR will turn off whenever AC signal goes negative





#### **Operation with the Ideal SCR**

Often V<sub>CC</sub> is an AC signal (often 110V)

SCR will turn off whenever AC signal goes negative





#### Operation with the Ideal SCR

Turning SCR off when I<sub>G</sub>>0



Reduce  $V_{CC}$  so that  $V_{CC}/R_L$  goes below  $I_H$ 

This will provide a single intersection point

But when V<sub>CC</sub> is then increased SCR will again turn on

Will not turn off if I<sub>G</sub> is very large



# End of Lecture 28